דף הבית » משרות לפי חברות » דרושים Google Israel
Google Israel

    דרושים Google Israel

    המשרות שלנו (51)
    תחום עיסוק
    חומרה / תוכנה
    כמות עובדים
    מעל 100
    שנת הקמה
    1998

    עוד עלינו

    משרות Google Israel

    הצעות עבודה
    מתוך 2
    נמצאו 16 משרות
    דיווח על תוכן לא הולם או מפלה
    מה השם שלך?
    תיאור
    שליחה
    תודה על שיתוף הפעולה
    מודים לך שלקחת חלק בשיפור התוכן שלנו :)
    Location: Haifa and Merkaz
    Job Type: Full Time
    Be part of a diverse team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.
    In this role, you will be part of a team developing Application-Specific Integrated Circuit (ASIC) used to accelerate networking in data centers. You will have dynamic, multi-faceted responsibilities in areas such as project definition, design, and implementation. You will participate in the design, architecture, documentation, and implementation of the next generation of data center accelerators.

    You will be responsible for performance analysis for an end to end networking stack using your deep knowledge of RDMA based transports.

    The ML, Systems & Cloud AI (MSCA) organization at Google designs, implements, and manages the hardware, software, machine learning, and systems infrastructure for all Google services (Search, YouTube, etc.) and Google Cloud. Our end users are Googlers, Cloud customers and the billions of people who use Google services around the world.

    We prioritize security, efficiency, and reliability across everything we do - from developing our latest TPUs to running a global network, while driving towards shaping the future of hyperscale computing. Our global impact spans software and hardware, including Google Clouds Vertex AI, the leading AI platform for bringing Gemini models to enterprise customers.

    Responsibilities
    Participate in evaluation of future ASIC designs and general architecture for executing Googles data center networking roadmap: off-the-shelf components, vendor co-developments, custom designs, and chiplets.
    Collaborate in developing new layer protocols for data center networking.
    Understand how it interacts with software and other ASIC subsystems to implement groundbreaking data center networks.
    Define performance hardware/software interfaces. Write micro architecture and design specifications
    Define efficient micro-architecture and block partitioning/interfaces and flows
    Requirements:
    Minimum qualifications:
    Bachelor's degree in BSC, or a related field, or equivalent practical experience.
    10 years of experience architecting networking ASICs from specification to production.
    Experience working with design networking like: RDMA and or packet processing and system design principles for low latency, high throughput, security, and reliability.
    Experience developing RTL for ASIC subsystems.
    Experience in Cross-functional, micro-architecture, design, verification, logic synthesis, and timing closure.

    Preferred qualifications:
    Experience working with software teams optimizing the hardware/software interface.
    Experience architecting networking switches, end points, and hardware offloads.
    Experience in Transmission Control Protocol (TCP), IP, Ethernet, PCIE and Dynamic random-access memory (DRAM), Network on Chip (NoC) principles and protocols.
    Experience in a procedural programming language (e.g. C++, Python, Go.).
    Experience in estimating performance by analysis, modeling, and network simulation. Skilled in defining and driving performance test plans.
    Understanding of packet classification, processing, queueing, scheduling, switching, routing, traffic conditioning, and telemetry.
    .המשרה מיועדת לנשים ולגברים כאחד
     
    Show more...
    הגשת מועמדות
    עדכון קורות החיים לפני שליחה
    102136
    שירות זה פתוח ללקוחות VIP בלבד
    דיווח על תוכן לא הולם או מפלה
    מה השם שלך?
    תיאור
    שליחה
    תודה על שיתוף הפעולה
    מודים לך שלקחת חלק בשיפור התוכן שלנו :)
    Location: Haifa and Merkaz
    Job Type: Full Time
    Be part of a diverse team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.
    As the DFT Senior Engineer, you will play a crucial role in DFT Architecture and DFT design, and support devices of extreme complexity to production. You will be responsible for providing technical leadership in DFT, developing flows, automation, and methodology, planning DFT activities, tracking the DFT quality matrix throughout the project lifecycle, and providing sign-off DFT to tapeout.

    Behind everything our users see online is the architecture built by the Technical Infrastructure team to keep it running. From developing and maintaining our data centers to building the next generation of Google platforms, we make Google's product portfolio possible. We're proud to be our engineers' engineers and love voiding warranties by taking things apart so we can rebuild them. We keep our networks up and running, ensuring our users have the best and fastest experience possible.

    Responsibilities
    Lead and execute activities in the design, implementation, and verification of DFT solutions for large-scale ASICs.
    Develop DFT strategy and architecture, including hierarchical DFT, Memory Built-In Self Test (MBIST), and Automatic Test Pattern Generation (ATPG).
    Work with other Engineering teams (e.g., Design, Verification, Physical Design) to ensure that DFT requirements are met and mutual dependencies are managed.
    Manage the DFT team's workload and deliverables, provide technical leadership and guidance to the team.
    Lead DFT execution of a silicon project - planning, execution, tracking, quality, and signoff.
    Requirements:
    Minimum qualifications:
    Bachelor's degree in Electrical Engineering, Computer Engineering, or a related field, or equivalent practical experience.
    8 years of experience in Automatic Test Pattern Generation (ATPG) methods.
    4 years of people management experience developing employees.
    Experience with multiple projects in DFT design and verification, DFT specification, definition, architecture, and insertion.
    Experience with DFT techniques and tools, ASIC DFT synthesis, simulation, and verification flow.
    Experience in leading DFT activities throughout an ASIC development flow.

    Preferred qualifications:
    Master's degree in Electrical Engineering or a related field.
    Experience in JTAG and iJTAG protocols and architectures.
    Experience in post-silicon test or product engineering.
    Experience in SoC cycles, silicon bring-up, and silicon debug activities.
    Knowledge of fault modeling techniques.
    .המשרה מיועדת לנשים ולגברים כאחד
     
    Show more...
    הגשת מועמדות
    עדכון קורות החיים לפני שליחה
    102144
    שירות זה פתוח ללקוחות VIP בלבד
    דיווח על תוכן לא הולם או מפלה
    מה השם שלך?
    תיאור
    שליחה
    תודה על שיתוף הפעולה
    מודים לך שלקחת חלק בשיפור התוכן שלנו :)
    Location: Haifa and Merkaz
    Job Type: Full Time
    Be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.
    Behind everything our users see online is the architecture built by the Technical Infrastructure team to keep it running. From developing and maintaining our data centers to building the next generation of Google platforms, we make Google's product portfolio possible. We're proud to be our engineers' engineers and love voiding warranties by taking things apart so we can rebuild them. We keep our networks up and running, ensuring our users have the best and fastest experience possible.

    Responsibilities
    Build C/C++ firmware running on embedded processors with limited memory footprints on the SoCs.
    Develop tools to update and debug the firmware, enable emulation, chip bringup, and hardware debugging.
    Play key roles in emulation, chip bring up, and SoC deployment, and contribute to all layers of the data center software stack to deploy SoCs to production.
    Requirements:
    Minimum qualifications:
    Bachelor's degree in Computer Science, Computer Engineering, a relevant technical field, or equivalent practical experience.
    7 years of experience coding in C/C++.
    Experience with embedded systems/firmware design.
    Experience working with networking (e.g. RDMA) or packet processing and system design principles.

    Preferred qualifications:
    Experience with hardware design (e.g., computer architecture or chip design).
    Experience with SoC cycles.
    Ability to work with device level hardware and software, especially in a lab environment.
    .המשרה מיועדת לנשים ולגברים כאחד
     
    Show more...
    הגשת מועמדות
    עדכון קורות החיים לפני שליחה
    102152
    שירות זה פתוח ללקוחות VIP בלבד
    דיווח על תוכן לא הולם או מפלה
    מה השם שלך?
    תיאור
    שליחה
    תודה על שיתוף הפעולה
    מודים לך שלקחת חלק בשיפור התוכן שלנו :)
    Location: Haifa and Merkaz
    Job Type: Full Time
    Be part of a diverse team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.
    In this role, you will be part of a team developing Application-Specific Integrated Circuit (ASIC) used to accelerate networking in data centers. You will participate in the design, architecture, documentation, and implementation of the next generation of data center accelerators. You will be responsible for performance analysis for an end to end networking stack using deep knowledge of RDMA based transports.

    The ML, Systems & Cloud AI (MSCA) organization at Google designs, implements, and manages the hardware, software, machine learning, and systems infrastructure for all Google services (Search, YouTube, etc.) and Google Cloud. Our end users are Googlers, Cloud customers and the billions of people who use Google services around the world.

    We prioritize security, efficiency, and reliability across everything we do - from developing our latest TPUs to running a global network, while driving towards shaping the future of hyperscale computing. Our global impact spans software and hardware, including Google Clouds Vertex AI, the leading AI platform for bringing Gemini models to enterprise customers.

    Responsibilities
    Participate in evaluation of future ASIC designs and general architecture for executing Googles data center networking roadmap, off-the-shelf components, vendor co-developments, custom designs, and chiplets.
    Collaborate in developing new layer protocols for data center networking.
    Understand how everything interacts with software and other ASIC subsystems to implement groundbreaking data center networks.
    Define performance hardware/software interfaces. Write micro-architecture and design specifications
    Define efficient micro-architecture and block partitioning/interfaces and flows
    Requirements:
    Minimum qualifications:
    Bachelor's degree or equivalent practical experience.
    8 years of experience architecting networking ASICs from specification to production.
    Experience working with design networking such as RDMA or packet processing and system design principles for low latency, high throughput, security, and reliability.
    Experience developing RTL for ASIC subsystems.
    Experience in Cross-functional, micro-architecture, design, verification, logic synthesis, and timing closure.

    Preferred qualifications:
    Experience in Transmission Control Protocol (TCP), IP, Ethernet, PCIE and Dynamic random-access memory (DRAM), Network on Chip (NoC) principles and protocols.
    Experience working with software teams optimizing the hardware/software interface.
    Experience architecting networking switches, end points, and hardware offloads.
    Experience in a procedural programming language (e.g., C++, Python, Go).
    Experience in estimating performance by analysis, modeling, and network simulation. Skilled in defining and driving performance test plans.
    Understanding of packet classification, processing, queueing, scheduling, switching, routing, traffic conditioning, and telemetry.
    .המשרה מיועדת לנשים ולגברים כאחד
     
    Show more...
    הגשת מועמדות
    עדכון קורות החיים לפני שליחה
    102155
    שירות זה פתוח ללקוחות VIP בלבד
    דיווח על תוכן לא הולם או מפלה
    מה השם שלך?
    תיאור
    שליחה
    תודה על שיתוף הפעולה
    מודים לך שלקחת חלק בשיפור התוכן שלנו :)
    Location: Haifa and Merkaz
    Job Type: Full Time
    Be part of a diverse team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.
    In this role, you will take part in CPU development, leading the CPU architecture and microarchitecture definitions. You will collaborate with software and hardware architects, design, verification, and physical implementation teams. You will influence the building of processor performance analysis infrastructure with modeling, emulation, and silicon measurement and drive power and performance optimizations for our specific customers workloads.
    Behind everything our users see online is the architecture built by the Technical Infrastructure team to keep it running. From developing and maintaining our data centers to building the next generation of Google platforms, we make Google's product portfolio possible. We're proud to be our engineers' engineers and love voiding warranties by taking things apart so we can rebuild them. We keep our networks up and running, ensuring our users have the best and fastest experience possible.

    Responsibilities
    Lead architectural definition of CPU core designs, facilitate and make final decisions.
    Participate in and influence the building of processor performance analysis infrastructure.
    Influence the development of architectural models with varying configurations across product categories.
    Perform Performance, Power, Area (PPA) trade-off analysis for architecture and microarchitecture features, communicate analysis results in both qualitative and quantitative fashion to support decisions.
    Requirements:
    Minimum qualifications:
    Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, or equivalent practical experience.
    8 years of experience with microprocessor architecture and related technologies and algorithms.
    Experience with CPU architecture performance analysis, tools, and simulators at different abstraction levels (i.e., cycle accurate, functional, emulation).

    Preferred qualifications:
    Master's degree in Electrical Engineering, Computer Engineering, or Computer Science, with an emphasis on computer architecture.
    Experience analyzing workloads and definitions of microarchitectural features.
    Knowledge of ARM architecture.
    Knowledge of CPU Power Management.
    .המשרה מיועדת לנשים ולגברים כאחד
     
    Show more...
    הגשת מועמדות
    עדכון קורות החיים לפני שליחה
    102159
    שירות זה פתוח ללקוחות VIP בלבד
    דיווח על תוכן לא הולם או מפלה
    מה השם שלך?
    תיאור
    שליחה
    תודה על שיתוף הפעולה
    מודים לך שלקחת חלק בשיפור התוכן שלנו :)
    Location: Merkaz
    Job Type: Full Time
    In this role, you will be responsible for delivering fast-paced, data-driven insights that fuel critical product and business decisions. You will conduct ad-hoc analyses to investigate user behavior, identify product opportunities, and surface key findings that will directly inform Waze's roadmap. You will collaborate closely with Product Managers, Program and Operations Managers, Marketing Managers, and other Data Scientists to handle unique and challenging problems at the core of the Waze product.

    Waze is where people and technology meet to solve transportation challenges. It's a platform that empowers users to contribute road data and edit Waze maps to improve the way we move about the world. As the social navigation pioneer, Waze leverages mobile technology and a passionate global community to redefine expectations of todays maps.

    Responsibilities
    Lead process for setting data-driven goals, develop forecasting models to predict growth, and assess impact of high-priority growth initiatives and develop a long-term plan for enhancing Waze's attribution methodologies.
    Monitor Waze's performance against goals, analyze root causes of deviations, and provide executive leadership with data-driven insights for informed decision-making.
    Collaborate on in-depth analytical projects, uncover insights to drive product enhancements and improve user experience. Ensure Waze and Geo are aligned on key metrics, identify proxy metrics, and guide the design of new metrics to provide a comprehensive view of driving behavior across platforms.
    Drive efforts in leveraging next generation data science capabilities to address new problem areas.
    Serve as a thought leader within Waze and beyond, using data analysis and business acumen to shape product roadmaps, measurement strategies, and drive strategic decision-making.
    Requirements:
    Minimum qualifications:
    Bachelor's degree in Statistics, Mathematics, Data Science, Engineering, Physics, Economics, or a related quantitative field.
    8 years of work experience using analytics to solve product or business problems, performing statistical analysis, and coding (e.g., Python, R, SQL), or 5 years work experience with an advanced degree.

    Preferred qualifications:
    Advanced degree in Statistics, Mathematics, Data Science, Engineering, Physics, Economics, or a related quantitative field.
    Proficiency with statistical packages (R or Python) to perform forecasting, segmentation, classification, and exploratory data analysis, in addition to gathering and processing data through standard querying languages (e.g., SQL).
    Knowledge of statistics and commonly used statistical methods (e.g., hypothesis testing, regression, cohort analysis) and data visualization skills, including building dashboards and visualizations for business reviews and executive-level presentations.
    Ability to translate product questions into problem solving frameworks and combining business acumen and statistics to arrive at an answer.
    .המשרה מיועדת לנשים ולגברים כאחד
     
    Show more...
    הגשת מועמדות
    עדכון קורות החיים לפני שליחה
    102161
    שירות זה פתוח ללקוחות VIP בלבד
    מתוך 2