דף הבית » משרות לפי חברות » דרושים פריש טכנולוגיות בע"מ
פריש טכנולוגיות בע"מ

    דרושים פריש טכנולוגיות בע"מ

    תחום עיסוק
    מש"א / הדרכה / השמה / בתי תוכנה
    כמות עובדים
    11-50

    עוד עלינו

    דרושים ב- פריש טכנולוגיות בע"מ

    לא נמצאו משרות

    אמנם ל- פריש טכנולוגיות בע"מ אין משרות אקטואליות כרגע,
    אבל הנה משרות דומות שיכולות לעניין אותך:

    דיווח על תוכן לא הולם או מפלה
    מה השם שלך?
    תיאור
    שליחה
    תודה על שיתוף הפעולה
    מודים לך שלקחת חלק בשיפור התוכן שלנו :)
    Location: Tel Aviv-Yafo
    Job Type: Full Time
    We are looking for a talented Senior Security Embedded Software Engineer with a solid background in the security domain to lead the development of innovative security solutions for the next generation portfolio products. In this role, you will lead products core features, from understanding the system requirements and defining the features behavior, through designing the software architecture ;implementing and releasing high quality code. You will work closely with hardware and software engineers, system engineers and security experts to characterize the solutions and determine the development strategy.

    Join us in pushing the boundaries of security engineering and making an impact on a global scale. Your expertise will play a vital role in ensuring the security and integrity of Microsoft's future devices. If you're ready to take your career to the next level and be part of something remarkable, apply now! Together, we will achieve more.

    Microsofts mission is to empower every person and every organization on the planet to achieve more. As employees we come together with a growth mindset, innovate to empower others, and collaborate to realize our shared goals. Each day we build on our values of respect, integrity, and accountability to create a culture of inclusion where everyone can thrive at work and beyond.


    Responsibilities
    Working together with the product and system engineering team and security experts to characterize innovative security solutions.
    Leading core features design and implementation according  to system architecture specifications and engineering requirements in collaboration with other groups in Microsoft.

    Assessing security threats and develop design and mitigation strategies to ensure the SW is highly secured.

    Mentoring and coaching other team members on security best practices and SW development techniques.

    Staying up to date with the latest security trends, methodologies and technologies.
    Requirements:
    Bachelor's Degree in Computer Science or related technical field AND technical engineering experience with coding in languages including, but not limited to, C, C++, C#, Java, JavaScript, or Python.
    At least 6 years of experience in embedded software engineering or a similar area.
    At least 3 years of experience in security domain (e.g., cryptography, hardware security modules (HSMs) or TPMs, security protocols, secure boot process, modern operating systems security, etc.)
    Proven SW architecture and technical leadership skills.
    A proficient knowledge of C/C++ programming languages and embedded software development tools.
    A solid understanding of embedded systems architecture and real-time operating systems (RTOS).
    Exceptional communication skills, including the ability to clearly express technical concepts in verbal and written forms. Able to scale conversations from block diagrams to C level code explanations.
    A high degree of creativity and innovation, with the ability to solve complex problems and deliver robust solutions.
    .המשרה מיועדת לנשים ולגברים כאחד
     
    Show more...
    הגשת מועמדות
    עדכון קורות החיים לפני שליחה
    125856
    שירות זה פתוח ללקוחות VIP בלבד
    דיווח על תוכן לא הולם או מפלה
    מה השם שלך?
    תיאור
    שליחה
    תודה על שיתוף הפעולה
    מודים לך שלקחת חלק בשיפור התוכן שלנו :)
     

    חברת השמה / כח אדם

    Job Type: Full Time and Hybrid work
    Embedded system Design Development:
    - Design, implement, and maintain Embedded software using C / C ++ for microcontrollers and Embedded Linux platforms (Yocto-based).
    - Develop Real-Time solutions on FreeRTOS, Bare Metal, and multithreaded/multiprocess systems.
    - Integrate low-level drivers for sensors, Storage, modems, and secure elements.
    Requirements:
    -BSc/MSc in Computer Science, Software Engineering, Electrical Engineering, or related field.
    -5+ years of hands-on experience in Embedded software development.
    -Proven proficiency in:
    - C and modern C ++ ( C ++14 or higher)
    - Embedded Linux (Yocto build system )
    -RTOS development (e.g., FreeRTOS) and Bare Metal programming
    -Multi-threaded/multi-process systems

    -Solid understanding of:
    -Object-Oriented Design (OOD)
    -Networking protocols (MQTT, TCP/IP, HTTP/S)
    -Wireless technologies (Wi-Fi, BLE, Zigbee)
    -Cellular modem control and integration

    -Experience with:
    -Git for version control
    - Python scripting
    -MySQL or similar Embedded database tools
    .המשרה מיועדת לנשים ולגברים כאחד
     
    Show more...
    הגשת מועמדות
    עדכון קורות החיים לפני שליחה
    126485
    שירות זה פתוח ללקוחות VIP בלבד
    דיווח על תוכן לא הולם או מפלה
    מה השם שלך?
    תיאור
    שליחה
    תודה על שיתוף הפעולה
    מודים לך שלקחת חלק בשיפור התוכן שלנו :)
     

    חברת השמה / כח אדם

    Job Type: Full Time
    A global technology company is looking for a Senior Firmware Engineer to develop Embedded firmware and microcontroller subsystems for advanced SOC and system -level products. This position is central to enabling reliable, high-performance operation across the companys hardware platforms.
    Key Responsibilities
    Design and implement Embedded firmware for on-chip microcontrollers and system controllers.
    Define and validate HWSW interfaces together with silicon and logic design teams.
    Develop C -based SDKs and supporting tools, including Python automation for testing and validation.
    Collaborate with cross-functional and customer-facing teams to ensure smooth integration and product quality.
    Requirements:
    B.Sc. in Electrical Engineering / Computer Science ; M.Sc. an advantage.
    5+ years of hands-on experience in Embedded or SOC -related development.
    Strong proficiency in C ( Embedded /firmware) and Python (automation).
    Experience with build and version-control environments (gcc, Make, Git).
    Solid understanding of Embedded systems, microcontrollers, and HWSW integration.
    Ability to manage multiple tasks, work independently, and engage professionally with partners and customers.
    .המשרה מיועדת לנשים ולגברים כאחד
     
    Show more...
    הגשת מועמדות
    עדכון קורות החיים לפני שליחה
    126545
    שירות זה פתוח ללקוחות VIP בלבד
    דיווח על תוכן לא הולם או מפלה
    מה השם שלך?
    תיאור
    שליחה
    תודה על שיתוף הפעולה
    מודים לך שלקחת חלק בשיפור התוכן שלנו :)
    Location: Rishon Letsiyon
    Job Type: Full Time and Hybrid work
    We are looking for a skilled and passionate Embedded Linux team lead with strong proficiency in C ++ and JAVA, deep expertise in both Linux user space and Kernel space, and a working understanding of hardware-level development. The ideal candidate will thrive in a collaborative environment, working closely with hardware engineers and cross-functional teams. Prior experience in the access control industry and some familiarity with JAVA will be considered a significant advantage.
    Requirements:
    Bachelor's or Masters degree in Computer Engineering, Electrical Engineering, Computer Science, or related field.
    Strong proficiency in C ++, with clean, modular, and maintainable code writing practices
    Good Knowladge and experience in JAVA
    Expertise in Embedded Linux, including
    o Linux Kernel internals
    o Device tree configuration
    o Custom Kernel module development
    o Bootloaders (e.g., U-Boot)
    Experience with Yocto, Buildroot, or other Linux build systems.
    Understanding of common communication protocols: I2C, SPI, UART, USB, etc.
    Solid debugging skills with tools like GDB, strace, perf, oscilloscope, logic analyzers, etc.

    Preferred Qualifications
    Background in the access control or security systems industry (e.g., card readers, biometric devices, electronic locks).
    .המשרה מיועדת לנשים ולגברים כאחד
     
    Show more...
    הגשת מועמדות
    עדכון קורות החיים לפני שליחה
    125650
    שירות זה פתוח ללקוחות VIP בלבד
    דיווח על תוכן לא הולם או מפלה
    מה השם שלך?
    תיאור
    שליחה
    תודה על שיתוף הפעולה
    מודים לך שלקחת חלק בשיפור התוכן שלנו :)
    Location: Haifa and Tel Aviv-Yafo
    Job Type: Full Time
    As a Senior Design Verification Engineer, you will be a part of Research and Development team to verify digital designs, develop constrained-random test environments and drive system testing to closure. You will collaborate with design and verification teams, manage the verification life-cycle and uncover bugs through corner-case testing.The AI and Infrastructure team is redefining whats possible. We empower Google customers with breakthrough capabilities and insights by delivering AI and Infrastructure at unparalleled scale, efficiency, reliability and velocity. Our customers include Googlers, Google Cloud customers, and billions of Google users worldwide.
    We're the driving force behind Google's groundbreaking innovations, empowering the development of our cutting-edge AI models, delivering unparalleled computing power to global services, and providing the essential platforms that enable developers to build the future. From software to hardware our teams are shaping the future of world-leading hyperscale computing, with key teams working on the development of our TPUs, Vertex AI for Google Cloud, Google Global Networking, Data Center operations, systems research, and much more.

    Responsibilities
    Plan and execute the verification of digital design blocks by understanding specifications and working with design engineers to define key verification scenarios.
    Develop and refine random verification environments using SystemVerilog/UVM or Specman to ensure effective test coverage.
    Define and implement various coverage measures to capture stimulus and corner-case scenarios.
    Collaborate with design engineers to debug tests and ensure functional correctness of design blocks.
    Drive coverage analysis to identify verification gaps and demonstrate progress towards tape-out.
    Requirements:
    Bachelor's degree in Electrical Engineering or equivalent practical experience.
    8 years of experience verifying digital logic at Register-Transfer Level (RTL) using SystemVerilog or Specman/E for Field Programmable Gate Arrays (FPGAs) or Application-specific integrated circuit (ASICs).
    Experience with Central Processing Unit (CPU) implementation, assembly language, or compute System on a Chip (SOC).
    Experience verifying digital systems using standard IP components/interconnects (e.g., microprocessor cores, hierarchical memory subsystems).
    Experience creating and using verification components and environments in standard verification methodology.
    .המשרה מיועדת לנשים ולגברים כאחד
     
    Show more...
    הגשת מועמדות
    עדכון קורות החיים לפני שליחה
    125589
    שירות זה פתוח ללקוחות VIP בלבד
    דיווח על תוכן לא הולם או מפלה
    מה השם שלך?
    תיאור
    שליחה
    תודה על שיתוף הפעולה
    מודים לך שלקחת חלק בשיפור התוכן שלנו :)
    Location: Haifa and Tel Aviv-Yafo
    Job Type: Full Time
    In this role, you will verify digital designs. You will collaborate closely with design and verification engineers on projects and perform direct verification. You will build efficient and effective constrained-random verification environments that exercise designs through their corner-cases and expose all types of bugs. You will manage the full life-cycle of verification, which can range from verification planning, test execution, to collecting and closing coverage.

    The AI and Infrastructure team is redefining whats possible. We empower Google customers with breakthrough capabilities and insights by delivering AI and Infrastructure at unparalleled scale, efficiency, reliability and velocity. Our customers include Googlers, Google Cloud customers, and billions of Google users worldwide.

    We're the driving force behind Google's groundbreaking innovations, empowering the development of our cutting-edge AI models, delivering unparalleled computing power to global services, and providing the essential platforms that enable developers to build the future. From software to hardware our teams are shaping the future of world-leading hyperscale computing, with key teams working on the development of our TPUs, Vertex AI for Google Cloud, Google Global Networking, Data Center operations, systems research, and much more.

    Responsibilities
    Plan the verification of digital design blocks by fully understanding the design specification and interacting with design engineers to identify important verification scenarios.
    Create and enhance constrained-random verification environments using SystemVerilog and Universal Verification Methodology (UVM) or formally verify designs with SystemVerilog Assertions (SVA) and industry leading formal tools.
    Identify and write all types of coverage measures for corner-cases.
    Debug tests with design engineers to deliver functionally correct design blocks.
    Close coverage measures to identify verification holes and to show progress towards tape-out.
    Requirements:
    Bachelor's degree in Electrical Engineering or equivalent practical experience.
    8 years of experience with creating and using verification components and environments in standard verification methodology.
    Experience verifying digital logic at RTL level using SystemVerilog or Specman/E for Field Programmable Gate Arrays (FPGAs) or ASICs.
    .המשרה מיועדת לנשים ולגברים כאחד
     
    Show more...
    הגשת מועמדות
    עדכון קורות החיים לפני שליחה
    125623
    שירות זה פתוח ללקוחות VIP בלבד
    דיווח על תוכן לא הולם או מפלה
    מה השם שלך?
    תיאור
    שליחה
    תודה על שיתוף הפעולה
    מודים לך שלקחת חלק בשיפור התוכן שלנו :)
     

    חברת השמה / כח אדם

    חברה חסויה
    Job Type: Full Time and Hybrid work
    A medical device international company is searching for the best talent for a Principle FPGA Engineer role, to join our team located in Yokneam, Israel.
    You will be responsible for:
    Skilled FPGA design engineer as part of a small FPGA team
    Implement DSP algorithms as well as high speed interfaces work closely with HW, software and system engineers.
    FPGA design and architecture definition according to requirements.
    Define, develop, and execute simulation environment and regression tests.
    Take part in integration and system debug.
    Requirements:
    5-10 years of hands-on experience with FPGA design.
    Bachelors degree Electronic engineering.
    Deep understanding of FPGA development flow - End to end responsibility from architecture definition, design, simulation, and integration stages.
    Familiarity with FPGA design tools for synthesis, timing analysis, and optimization.
    Proficiency in FPGA design languages: Verilog, VHDL, and/or system Verilog.
    system level understanding and debug capabilities.
    Collaboration with cross-functional teams (software, HW and system engineers).
    .המשרה מיועדת לנשים ולגברים כאחד
     
    Show more...
    הגשת מועמדות
    עדכון קורות החיים לפני שליחה
    126481
    שירות זה פתוח ללקוחות VIP בלבד
    דיווח על תוכן לא הולם או מפלה
    מה השם שלך?
    תיאור
    שליחה
    תודה על שיתוף הפעולה
    מודים לך שלקחת חלק בשיפור התוכן שלנו :)
    Location: Haifa and Tel Aviv-Yafo
    Job Type: Full Time
    The AI and Infrastructure team is redefining whats possible. We empower Google customers with breakthrough capabilities and insights by delivering AI and Infrastructure at unparalleled scale, efficiency, reliability and velocity. Our customers include Googlers, Google Cloud customers, and billions of Google users worldwide.

    We're the driving force behind Google's groundbreaking innovations, empowering the development of our cutting-edge AI models, delivering unparalleled computing power to global services, and providing the essential platforms that enable developers to build the future. From software to hardware our teams are shaping the future of world-leading hyperscale computing, with key teams working on the development of our TPUs, Vertex AI for Google Cloud, Google Global Networking, Data Center operations, systems research, and much more.
    Responsibilities
    Lead and execute DFT activities in the design, implementation, and verification solutions for Application-Specific Integrated Circuits (ASIC).
    Develop DFT strategy and architecture, including hierarchical DFT, Memory Built-In Self Test (MBIST), and Automatic Test Pattern Generation (ATPG).
    Work with other Engineering teams (e.g., Design, Verification, Physical Design) to ensure that DFT requirements are met and mutual dependencies are managed.
    Manage a DFT team planning, deliverables, and provide technical mentoring and guidance.
    Lead DFT execution of a silicon project, planning, execution, tracking, quality, and signoff.
    Requirements:
    Bachelor's degree in Electrical Engineering, Computer Engineering, or a related field, or equivalent practical experience.
    8 years of experience in Design For Test from DFT architecture to post silicon production support.
    4 years of experience with people management.
    Experience with DFT design and verification for multiple projects, DFT specification, definition, architecture, and insertion.
    Experience with DFT techniques and common industry tools, DFT and Physical Design flows, and DFT verification flow.
    Experience in leading DFT activities throughout the whole ASIC development flow.
    .המשרה מיועדת לנשים ולגברים כאחד
     
    Show more...
    הגשת מועמדות
    עדכון קורות החיים לפני שליחה
    125605
    שירות זה פתוח ללקוחות VIP בלבד
    דיווח על תוכן לא הולם או מפלה
    מה השם שלך?
    תיאור
    שליחה
    תודה על שיתוף הפעולה
    מודים לך שלקחת חלק בשיפור התוכן שלנו :)
    Location: Haifa and Tel Aviv-Yafo
    Job Type: Full Time
    As a CPU Design Verification Engineer, you will work as part of a Research and Development team building verification components, constrained-random testing, system testing, and verification closure. As part of our server chip design team, you will verify complex digital designs. You will collaborate with design and verification engineers in active projects and perform verification. You will be responsible for the full lifecycle of verification which can range from verification planning, test execution, or collecting and closing coverage.

    Behind everything our users see online is the architecture built by the Technical Infrastructure team to keep it running. From developing and maintaining our data centers to building the next generation of Google platforms, we make Google's product portfolio possible. We're proud to be our engineers' engineers and love voiding warranties by taking things apart so we can rebuild them. We keep our networks up and running, ensuring our users have the best and fastest experience possible.

    Responsibilities
    Plan the verification of digital design blocks by fully understanding the design specification and interacting with design engineers to identify important verification scenarios.
    Create and enhance constrained-random verification environments using SystemVerilog or formally verify designs with SystemVerilog Assertions (SVA) and industry leading formal tools.
    Identify and write all types of coverage measures for stimulus and corner-cases.
    Debug tests with design engineers to deliver functionally correct design blocks.
    Apply close coverage measures to identify verification holes and to show progress towards tape-out.
    Requirements:
    Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, or a related field, or equivalent practical experience.
    Experience creating and using verification components and environments in standard verification methodology.
    Experience verifying digital logic at Register Transfer Level (RTL) level using SystemVerilog or Specman/E for Field Programmable Gate Arrays or ASICs.
    .המשרה מיועדת לנשים ולגברים כאחד
     
    Show more...
    הגשת מועמדות
    עדכון קורות החיים לפני שליחה
    125611
    שירות זה פתוח ללקוחות VIP בלבד
    דיווח על תוכן לא הולם או מפלה
    מה השם שלך?
    תיאור
    שליחה
    תודה על שיתוף הפעולה
    מודים לך שלקחת חלק בשיפור התוכן שלנו :)
    Location: Haifa and Tel Aviv-Yafo
    Job Type: Full Time
    We're the driving force behind Google's groundbreaking innovations, empowering the development of our AI models, delivering unparalleled computing power to global services, and providing the essential platforms that enable developers to build the future. From software to hardware our teams are shaping the future of world-leading hyperscale computing, with key teams working on the development of our TPUs, Vertex AI for Google Cloud, Google Global Networking, Data Center operations, systems research, and much more.

    Responsibilities
    Plan the verification of digital design blocks by fully understanding the design specification and interacting with design engineers to identify important verification scenarios.
    Create and enhance constrained-random verification environments using SystemVerilog and Universal Verification Methodology (UVM), or formally verify designs with SystemVerilog Assertion (SVA) and industry leading formal tools.
    Identify and write all types of coverage measures for corner-cases.
    Debug tests with design engineers to deliver functionally correct design blocks.
    Close coverage measures to identify verification holes and to show progress towards tape-out.
    Requirements:
    Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, or a related field, or equivalent practical experience.
    4 years of experience with creating and using verification components and environments in standard verification methodology.
    Experience verifying digital systems using standard IP components/interconnects (microprocessor cores, hierarchical memory subsystems).
    Experience verifying digital logic at RTL level using SystemVerilog or Specman/E for FPGAs or ASICs.
    .המשרה מיועדת לנשים ולגברים כאחד
     
    Show more...
    הגשת מועמדות
    עדכון קורות החיים לפני שליחה
    125616
    שירות זה פתוח ללקוחות VIP בלבד

    איפה אנחנו נמצאים?